We use cookies. Find out more about it here. By continuing to browse this site you are agreeing to our use of cookies.
#alert
Back to search results
New

Principal Quantum Systems Digital Design Engineer

Microsoft
$139,900.00 - $274,800.00 / yr
United States, Washington, Redmond
Mar 17, 2026
Overview
Microsoft is the world's center of expertise on topological quantum computing. We are building a scaled, faulttolerant quantum computer grounded in topological qubits and integrated endtoend with the Azure Quantum software stack.
As aPrincipal Quantum Systems Digital Design Engineer, you'll collaborate closely with quantum physicists, systems software, RF/EE, and manufacturing/production to define, design, and deliver FPGAbased, ultralowlatency digital subsystems that sit at the heart of our topological quantum engine - spanning readout classification, errordecoder acceleration, roomtemperature frontends for cryogenic control, highspeed interconnects, and precision clocking networks. Your work will directly impact logicalqubit stability, throughput, and system scale.
At Microsoft Quantum, we aim to empower science and scientists to solve the world's biggest problems by realizing advanced computing platforms at the intersection of high-performance computing, artificial intelligence, and quantum information technology. Microsoft Quantum will change the world of computing and help solve some of humankind's currently unsolvable problems. For more information about our team, visithttps://www.microsoft.com/en-us/quantum.


Responsibilities
  • Design & implement RTL for streaming, lowlatency pipelines (e.g., readout classifiers, syndrome aggregation, and QEC decoder kernels) in Verilog/SystemVerilog, including resource/performance tradeoffs and power/thermal considerations.
  • Design and implement highspeed interconnectsbetween subsystems (AXI4/AXIStream, JESD204(B/C), Aurora, Ethernet/UDP, PCIe), including SERDES configuration, link bringup, and throughput/latency tuning.
  • Design robust clocking & CDCstrategies (MMCM/PLL trees, jitter budgets, multidomain timing closure, async FIFOs, metastability analysis) for deterministic performance.
  • Codesign hardware/firmware/software boundaries(register maps, DMA, interrupt models, driver interfaces) with control/readout software and instrument teams; contribute to systemlevel design reviews.
  • Verification and validation:develop simulation and constrainedrandom tests (SV/UVM or equivalent), build onboard diagnostics (ILA/ChipScope), and execute lab bringup with scopes, VNAs, LA/SC, and RF instruments.
  • Tool flow & CI:own synthesis/implementation (Vivado/Vitis or Quartus/Prime), timing signoff, and reproducible, scripted builds (Tcl/Python) integrated with Git/Azure DevOps CI/CD.
  • Quality & documentation:produce clear design docs, interface specs, and bringup guides; participate in rigorous code/design reviews and postsilicon/postfabrication retros.

Other:

  • Embody ourCultureandValues


Qualifications

Required/Mimimum Qualifications

  • Doctorate in Physics, Electrical/Computer Engineering, or related field AND 3+ years experience in industry or in a research and development environment
    • OR Master's Degree in Physics, Electrical/Computer Engineering, or related field AND 4+ years experience in industry or in a research and development environment
    • OR Bachelor's Degree in Physics, Electrical/Computer Engineering, or related field AND 6+ years experience in industry or in a research and development environment
    • OR equivalent experience.
  • 6+ years programming experience in related programming languages.
  • 6+ years experience in a collaborative environment.

Other Requirements

  • Ability to meet Microsoft, customer and/or government security screening requirements are required for this role. These requirements include, but are not limited to the following specialized security screenings:
    • Microsoft Cloud Background Check: This position will be required to pass the Microsoft Cloud Background Check upon hire/transfer and every two years thereafter.
    • Citizenship & Citizenship Verification: This role will require access to information that is controlled for export under export control regulations, potentially under the U.S. International Traffic in Arms Regulations (ITAR) or Export Administration Regulations (EAR), the EU Dual Use Regulation, and/or other export control regulations. As a condition of employment, the successful candidate will be required to provide either proof of their country of citizenship or proof of their U.S. permanent residency or other protected status (e.g., under 8 U.S.C. * 1324b(a)(3)) for assessment of eligibility to access the export-controlled information. To meet this legal requirement, and as a condition of employment, the successful candidate's citizenship will be verified with a valid passport. Lawful permanent residents, refugees, and asylees may verify status using other documents, where applicable.
  • Ability to work in an "AI first" environment using modern AI tools to accelerate discovery through hardware development.
  • Familiarity with designing and building AI agents/copilots that assist with experiment setup, log triage, measurement report generation, protocol templating, and knowledge retrieval (e.g. instrument manuals, design docs).

Additional or Preferred Qualifications

  • 8+ years building production FPGA designs inVerilog/SystemVerilog(or VHDL), including synthesis, P&R, and static timing analysis on Xilinx/AMD (UltraScale+/Versal/RFSoC) and/or Intel platforms.
  • Proven delivery oflowlatency, streaming datapaths(DSP, filtering, classification, or decoderlike pipelines) with tight timing closure at high clocks.
  • Handson withhighspeed I/Oandprotocols: AXI4/AXIS, JESD204(B/C), Aurora, multigig SERDES; competent in link bringup, eye margins, and error budget analysis.
  • Proficiency inclocking/CDCfundamentals and experience with multiclock, multireset systems.
  • Verificationskills (simulation, assertions, testbenches; UVM a plus) andlab debugusing ILA/ChipScope, scopes, LA, and RF test gear.
  • Familiarity withRFSoCarchitectures (data converters, JESD links) and/orheterogeneous coprocessingwith CPUs/GPUs.
  • Comfort working acrossHW/SW boundaries(DMA perf tuning, drivers, gRPC/REST control surfaces, telemetry/observability) and with scientific instrumentation.
  • Experience acceleratingdecoders(e.g., graph/unionfind/MWPMstyle or LDPCclass techniques), streaming inference/classification, or similar realtime algorithms.
  • Exposure toHLS(C/C++/HLS kernels) and mixed HLS/RTL systems; formal verification.
  • Background insignal processing/controlor quantum control/readout concepts (nice to have; curiosity and fast learning are more important).
  • Experience withWindows & Linux, VS Code, Git/GitHub, Azure DevOps CI/CD; scripted builds (Tcl/Python); design docs + code reviews + comprehensive testing are part of our quality bar.

#Quantum #QuantumCareers #MDQCareers

Quantum Engineering IC5 - The typical base pay range for this role across the U.S. is USD $139,900 - $274,800 per year. There is a different range applicable to specific work locations, within the San Francisco Bay area and New York City metropolitan area, and the base pay range for this role in those locations is USD $188,000 - $304,200 per year.

Certain roles may be eligible for benefits and other compensation. Find additional benefits and pay information here:
https://careers.microsoft.com/us/en/us-corporate-pay

This position will be open for a minimum of 5 days, with applications accepted on an ongoing basis until the position is filled.

Microsoft is an equal opportunity employer. All qualified applicants will receive consideration for employment without regard to age, ancestry, citizenship, color, family or medical care leave, gender identity or expression, genetic information, immigration status, marital status, medical condition, national origin, physical or mental disability, political affiliation, protected veteran or military status, race, ethnicity, religion, sex (including pregnancy), sexual orientation, or any other characteristic protected by applicable local laws, regulations and ordinances. If you need assistance with religious accommodations and/or a reasonable accommodation due to a disability during the application process, read more about requesting accommodations.

Applied = 0

(web-bd9584865-7clgh)